首页 | 本学科首页   官方微博 | 高级检索  
     


Optimization of buffer stages in bipolar VLSI systems
Authors:Konstadinidis  GK Berger  HH
Affiliation:Inst. of Microelectron., Tech. Univ. of Berlin, Germany;
Abstract:Discusses the power-delay optimization of emitter followers, of level shifters used in cascode emitter coupled logic (CECL) VLSI systems, and of Darlington buffers. Quasi-linear large-signal circuit models are developed. From these, analytical delay expressions for all these buffer stages in high-speed operation, where the driving capability is substantially reduced, are extracted. In addition, the critical bias current for minimum power-delay product is determined. Basically, the same delay expressions apply also to BiCMOS buffers. The simplicity of these expressions allows a fast optimization procedure, with little loss of accuracy, as the calculation results deviate from simulation mostly less than 5%.<>
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号