A 1-V RF-CMOS LNA design utilizing the technique of capacitive feedback matching network |
| |
Authors: | Fadi Riad Shahroury [Author Vitae] [Author Vitae] |
| |
Affiliation: | Nanoelectronics and Gigascale Systems Laboratory, Department of Electronics Engineering, National Chiao Tung University, Hsinchu 300, Taiwan |
| |
Abstract: | In this paper, a CMOS low-noise amplifier (LNA) with a new input matching topology has been proposed, analyzed and measured. The input matching network is designed through the technique of capacitive feedback matching network. The proposed LNA which is implemented in a technology is operated at the frequency of 12.8 GHz. It has a gain S21 of 13.2 dB, a noise figure (NF) of 4.57 dB and an NFmin of 4.46 dB. The reverse isolation S12 of the LNA can achieve and the input and output return losses are better than . The input 1-dB compression point is and IIP3 is . This LNA drains 10 mA from the supply voltage of 1 V. |
| |
Keywords: | Low-noise amplifier (LNA) Noise optimization Low voltage RF |
本文献已被 ScienceDirect 等数据库收录! |