Noise margin enhancement in GaAs ROM's using current mode logic |
| |
Authors: | Lopez J.F. Sarmiento R. Eshraghian K. Nunez A. |
| |
Affiliation: | Centre for Appl. Microelectron., Univ. of Las Palmas, Gran Canaria; |
| |
Abstract: | Two different techniques that allow the implementation of embedded ROMs using a conventional GaAs MESFET technology are presented. The first approach is based on a novel circuit structure named low leakage current FET circuit (L2FC), which reduces significantly subthreshold currents. The second approach is based on pseudo current mode logic (PCML) which is by far the best choice in terms of noise margin levels. This characteristic is found to be the key factor when implementing GaAs ROM's because of its degradation as the number of word lines is increased. A 5-Kb ROM and a 2-Kb ROM were designed giving delays in the order of 2 ns and less than 1 ns, respectively. The results demonstrate the effectiveness of these techniques and their significance toward improving the noise margin |
| |
Keywords: | |
|
|