首页 | 本学科首页   官方微博 | 高级检索  
     

基于优化环路带宽的低噪声锁相环设计
引用本文:白创,赵振宇,张民选. 基于优化环路带宽的低噪声锁相环设计[J]. 半导体学报, 2009, 30(8): 085011-4
作者姓名:白创  赵振宇  张民选
作者单位:School;Computer;National;University;Defense;Technology;
摘    要:This paper describes a low-noise phase-locked loop (PLL) design method to achieve minimum jitter. Based on the phase noise properties extracted from the transistor, and the low-pass or high-pass transfer characteristics of different noise sources to the output, an optimal loop bandwidth design method, derived from a continuous-time PLL model, further improves the jitter characteristics of the PLL. The described method not only finds the optimal loop-bandwidth to minimize the overall PLL jitter, but also achieves optimal loop-bandwidth by changing the value of the resistor or charge pump current. In addition, a phase-domain behavioral model in ADS is presented for accurately predicting improved jitter performance of a PLL at system level. A prototype PLL designed in a 0.18 μm CMOS technology is used to investigate the accuracy of the theoretical predictions. The simulation shows significant performance improvement by using the proposed method. The simulated RMS and peak-to-peak jitter of the PLL at the optimal loop-bandwidth are 10.262 ps and 46.851 ps, respectively.

关 键 词:优化设计方法  环路带宽  设计实现  锁相环  低噪声  抖动性能  CMOS技术  行为模型

A low-noise PLL design achieved by optimizing the loop bandwidth
Bai Chuang,Zhao Zhenyu and Zhang Minxuan. A low-noise PLL design achieved by optimizing the loop bandwidth[J]. Chinese Journal of Semiconductors, 2009, 30(8): 085011-4
Authors:Bai Chuang  Zhao Zhenyu  Zhang Minxuan
Affiliation:School of Computer, National University of Defense Technology, Changsha 410073, China;School of Computer, National University of Defense Technology, Changsha 410073, China;School of Computer, National University of Defense Technology, Changsha 410073, China
Abstract:This paper describes a low-noise phase-locked loop (PLL) design method to achieve minimum jitter. Based on the phase noise properties extracted from the transistor, and the low-pass or high-pass transfer characteristics of different noise sources to the o
Keywords:continue-time domain analysis   optimal loop bandwidth   phase-domain behavioral model   timing jitter
本文献已被 CNKI 维普 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号