首页 | 本学科首页   官方微博 | 高级检索  
     


A 75 nm 7 Gb/s/pin 1 Gb GDDR5 Graphics Memory Device With Bandwidth Improvement Techniques
Authors:Kho   R. Boursin   D. Brox   M. Gregorius   P. Hoenigschmid   H. Kho   B. Kieser   S. Kehrer   D. Kuzmenka   M. Moeller   U. Petkov   P.V. Plan   M. Richter   M. Russell   I. Schiller   K. Schneider   R. Swaminathan   K. Weber   B. Weber   J. Bormann   I. Funfrock   F. Gjukic   M. Spirkl   W. Steffens   H. Weller   J. Hein   T.
Affiliation:Qimonda, Germany;
Abstract:Modern graphics subsystems (gaming PCs, midhigh end graphics cards, game consoles) have reached the 2.6-2.8 Gb/s/pin regime with GDDR3/GDDR4, and experimental work has shown per pin rates up to 6 Gb/s/pin on individual test setups. In order to satisfy the continuous demand for even higher data bandwidths and increased memory densities, more advanced design techniques are required. This paper describes a 7 Gb/s/pin 1 Gb GDDR5 DRAM and the circuit design and optimization features employed to achieve these speeds. These features include: an array architecture for fast column access, a command-FIFO designed to take advantage of special training/tracking requirements of the GDDR5 interface, a boosting transmitter to increase read eye height, sampling receivers with pre-amplification and offset control, multiple regulated internal voltage (VINT = 1.3 V) domains to control on chip power noise, and a high-speed internal VINT power generator system. The memory device was fabricated in a conventional 75 nm DRAM process and characterized for a 7 Gb/s/pin data transfer rate at 1.5 V Vext.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号