首页 | 本学科首页   官方微博 | 高级检索  
     

一种基于CORDIC算法改进的高速低功耗DCT协处理器设计
引用本文:黄新星,王小力. 一种基于CORDIC算法改进的高速低功耗DCT协处理器设计[J]. 微电子学与计算机, 2011, 28(7): 89-92
作者姓名:黄新星  王小力
作者单位:西安交通大学,电子与信息工程学院微电子系,陕西,西安,710049
摘    要:介绍了一种支持MPEG2压缩协议,应用于ARM9内核、高速低功耗的二维DCT协处理设计研究.该协处理器利用行列分解法,并行优化实现二维DCT数据结构,明显提高了8×8数据块的处理速度.与此同时,应用改进的CORDIC算法——移位代替乘法并优化移位算法实现一维DCT.仿真结果表明,对于此种一维DCT算法硬件实现,在符合MPEG2精度和ARM9数据传输频率的前提下比文献[2]速度提高了30%,面积却减少了50%.这种协处理器可以在移动多媒体设备的编解码模块中得到广泛应用.

关 键 词:协处理器  离散余弦变换  CORDIC算法  移位器

A High-Speed Low-Power Modified CORDIC DCT Coprocessor
HUANG Xin-xing,WANG Xiao-li. A High-Speed Low-Power Modified CORDIC DCT Coprocessor[J]. Microelectronics & Computer, 2011, 28(7): 89-92
Authors:HUANG Xin-xing  WANG Xiao-li
Affiliation:(School of Microelectronics,Xi′an Jiaotong University,Xi′an 710049,China)
Abstract:A supported MPEG2 protocol,applied to ARM9 core,high-speed and low-power two-dimensional DCT coprocessor is introduced.With the optimization of the structure of two-dimensional DCT co-processor,the speed of processing 8×8 block is largely improved.At the same time,A modified one-dimensional DCT CORDIC algorithm is applied,using a special shifter in place of traditional multiplier.The simulation result showed that,Based on the precision and the transition frequency requirement,for this one-dimensional DCT implemented by hardware,the speed is 30% faster than paper[2] while the area has decreased by 50%.This Coprocessor can be largely used in the Code/Decode module of multimedia products.
Keywords:coprocessor  discrete cosine transform(DCT)  CORDIC algorithm  shifter  
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号