首页 | 本学科首页   官方微博 | 高级检索  
     

优化FIR数字滤波器的FPGA实现
引用本文:邹兴宇,程树英.优化FIR数字滤波器的FPGA实现[J].现代电子技术,2011,34(6):151-153.
作者姓名:邹兴宇  程树英
作者单位:福州大学物理与信息工程学院微纳器件与太阳能电池研究所,福建,福州,350108
基金项目:福建省科技厅重点项目,福建省自然基金项目,福州市科技项目
摘    要:基于提高速度和减少面积的理念,对传统的FIR数字滤波器进行改良。考虑到FPGA的实现特点,研究并设计了采用Radix2的Booth算法乘法器以及结合了CSA加法器和树型结构的快速加法器,并成功应用于FIR数字滤波器的设计中。滤波器的系数由Matlab设计产生。仿真和综合结果表明,Booth算法乘法器和CSA算法加法器树,在满足FIR数字滤波器的性能要求的同时,在电路实现面积上、尤其是速度上有明显的优化;并且当数据量越多时,优化也越明显。

关 键 词:Matlab  Booth算法  CSA算法  ISE

Implementation of Optimal FIR Filter Based on FPGA
ZOU Xing-yu,CHENG Shu-ying.Implementation of Optimal FIR Filter Based on FPGA[J].Modern Electronic Technique,2011,34(6):151-153.
Authors:ZOU Xing-yu  CHENG Shu-ying
Affiliation:ZOU Xing-yu,CHENG Shu-ying(Institute of Micro-nano Devices & Solar Cells,School of Physics and Information Engineering,Fuzhou University,Fuzhou 350108,China)
Abstract:The traditional FIR digital filter was modified with the concept of increasing the speed and reducing the area.Taking into account of the characteristics of FPGA,the Booth Radix-2 algorithm multiplier and the fast adder were designed in the combination with CSA adder and a tree structure,and then the adder and multiplier were used successfully in the design of FIR digital filter.The coefficients of the filter were generated by Matlab.Simulation and synthesis results show that Booth algorithm multiplier and ...
Keywords:Matlab  ISE
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号