首页 | 本学科首页   官方微博 | 高级检索  
     

一种非同步时序电路的测试生成方案
引用本文:王红,成本茂,杨士元,邢建辉.一种非同步时序电路的测试生成方案[J].电子科技大学学报(自然科学版),2007,36(4):733-736.
作者姓名:王红  成本茂  杨士元  邢建辉
作者单位:清华大学自动化系,北京,海淀区,100084;清华大学自动化系,北京,海淀区,100084;清华大学自动化系,北京,海淀区,100084;清华大学自动化系,北京,海淀区,100084
摘    要:分析了非同步时序电路测试生成所面临的问题。根据测试状态下非同步时序电路的时序特点,结合同步时序电路测试生成算法,提出和论证了一种解决非同步时序电路测试生成问题的方案,通过为时序元件建立完全模型,将时序电路中的时钟信号引入,为非同步时序电路构建出用于测试的单时钟同步电路模型,从而直接用同步时序电路测试生成算法解决非同步电路的测试生成问题。

关 键 词:完全模型  非同步时序电路  单时钟同步电路  测试生成
收稿时间:2005-04-23
修稿时间:2005-04-23

Test Generation for Non-Synchronous Sequential Circuit
WANG Hong,CHENG Ben-mao,YANG Shi-yuan,XING Jian-hui.Test Generation for Non-Synchronous Sequential Circuit[J].Journal of University of Electronic Science and Technology of China,2007,36(4):733-736.
Authors:WANG Hong  CHENG Ben-mao  YANG Shi-yuan  XING Jian-hui
Affiliation:1.Department of Automation,Tsinghua University Haidian Beijing 100084
Abstract:The problem of test generation for sequential circuits belongs to the class of NP-complete problem. Due to its complexity test generation for sequential circuits always focuses on the single-clock circuits. However there are many non-synchronous circuits with multiple clocks or internal clock structures in the industrial applications, which could not be handled as the traditional synchronous circuits. In this paper, an orbicular model is presented which introduce the clock signal to the circuit model for test generation. Then a test generation flow for non-synchronous circuits is built up. By this approach, the non-synchronous circuits can be represented in synchronous models in order to utilize the synchronous sequential test generation directly.
Keywords:completive model  non-synchronous sequential circuit  synchronous sequential circuit  test generation
本文献已被 维普 万方数据 等数据库收录!
点击此处可从《电子科技大学学报(自然科学版)》浏览原始摘要信息
点击此处可从《电子科技大学学报(自然科学版)》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号