首页 | 本学科首页   官方微博 | 高级检索  
     

一种软件化雷达定时器设计方法
引用本文:柯小路,杨东华,王继生,李洋. 一种软件化雷达定时器设计方法[J]. 现代雷达, 2020, 0(3): 45-48
作者姓名:柯小路  杨东华  王继生  李洋
作者单位:南京电子技术研究所
摘    要:以现场可编程门阵列为平台,提出一种通用定时设计架构,即软件化定时设计方法。它将定时程序划分为软件程序和硬件逻辑两部分,其中硬件逻辑采用定时产生子模块与合成模块实现通用化架构,软件程序为每个子定时配置位置与合成参数,从而实现复杂定时时序的产生。该方法可灵活、快捷调整定时时序,有效提升定时设计与调试效率。

关 键 词:定时器  软件定义  现场可编程门阵列  VERILOG  HDL

A Software Defined Design Approach for Radar Timer
KE Xiaolu,YANG Donghua,WANG Jisheng,LI Yang. A Software Defined Design Approach for Radar Timer[J]. Modern Radar, 2020, 0(3): 45-48
Authors:KE Xiaolu  YANG Donghua  WANG Jisheng  LI Yang
Affiliation:(Nanjing Research Institute of Electronics Technology,Nanjing 210039,China)
Abstract:Based on field programmable gate array(FPGA),a general framework named software defined timer design approach is proposed.It partitions the timer program into two separate parts,of which the hardware logic is designed to be a general structure consist of sub-timer module and combiner module,and the software program provides count and combination parameters for each sub-timer.The proposed timer design approach is flexible and easy to modify the timing,thus it can significantly improve the efficiency of system design and integration process.
Keywords:timer  software defined  field programmable gate array(FPGA)  Verilog HDL
本文献已被 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号