首页 | 本学科首页   官方微博 | 高级检索  
     


A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores
Authors:I Wali  Arnaud Virazel  A Bosio  P Girard  S Pravossoudovitch  M Sonza Reorda
Affiliation:1.Laboratoire d’Informatique de Robotique et de Microélectronique de Montpellier,University of Montpellier / CNRS,Montpellier,France;2.Politecnico di Torino,Torino,Italy
Abstract:Increasing vulnerability of transistors and interconnects due to scaling is continuously challenging the reliability of future microprocessors. Lifetime reliability is gaining attention over performance as a design factor even for lower-end commodity applications. In this work we present a low-power hybrid fault tolerant architecture for reliability improvement of pipelined microprocessors by protecting their combinational logic parts. The architecture can handle a broad spectrum of faults with little impact on performance by combining different types of redundancies. Moreover, it addresses the problem of error propagation in nonlinear pipelines and error detection in pipeline stages with memory interfaces. Our case-study implementation of a fault tolerant MIPS microprocessor highlights four main advantages of the proposed solution. It offers (i) 11.6 % power saving, (ii) improved transient error detection capability, (iii) lifetime reliability improvement, and (iv) more effective fault accumulation effect handling, in comparison with TMR architectures. We also present a gate-level fault-injection framework that offers high fidelity to model physical defects and transient faults.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号