首页 | 本学科首页   官方微博 | 高级检索  
     


A 65nm CMOS Ramp Generator Design and its Application Towards a BIST Implementation of the Reduced-Code Static Linearity Test Technique for Pipeline ADCs
Authors:Guillaume Renaud  Manuel J. Barragan  Asma Laraba  Haralampos-G. Stratigopoulos  Salvador Mir  Hervé Le-Gall  Hervé Naudet
Affiliation:1.Université Grenoble-Alpes, CNRS, TIMA,Grenoble,France;2.Sorbonne Universités, UPMC Univ. Paris 06 CNRS,Paris,France;3.STMicroelectronics,Grenoble,France;4.Xilinx,Dublin,Ireland
Abstract:This work presents an efficient on-chip ramp generator targeting to facilitate the deployment of Built-In Self-Test (BIST) techniques for ADC static linearity characterization. The proposed ramp generator is based on a fully-differential switched-capacitor integrator that is conveniently modified to produce a very small integration gain, such that the ramp step size is a small fraction of the LSB of the target ADC. The proposed ramp generator is employed in a servo-loop configuration to implement a BIST version of the reduced-code linearity test technique for pipeline ADCs, which drastically reduces the volume of test data and, thereby, the test time, as compared to the standard test based on a histogram. The demonstration of the pipeline ADC BIST is carried out based on a mixture of transistor-level and behavioral-level simulations that employ actual production test data.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号