Current-Based Testing,Modeling and Monitoring for Operational Deterioration of a Memristor-Based LUT |
| |
Authors: | T Nandha Kumar Haider A F Almurib Fabrizio Lombardi |
| |
Affiliation: | 1.Faculty of Engineering,The University of Nottingham, Malaysia,Semenyih,Malaysia;2.Department of ECE,Northeastern University,Boston,USA |
| |
Abstract: | This paper presents a method for operational testing of a memristor-based look-up table (LUT) memory block. In the proposed method the deterioration of the memristors (as storage elements of a LUT), is modeled based on the reduction of the resistance range, a phenomenon well known as reported in the technical literature. A quiescent current technique is used to diagnose the memristors when deterioration results in a change of state, thus leading to a fault. In addition to testing, the proposed method can be utilized also for continuous monitoring of the memristor deterioration in the LUT. The deterioration of the memristors is modeled using a simple yet accurate equivalent circuit. The proposed method is simulated using LTSPICE and extensive simulation results are presented for operational deterioration with respect to different features such as LUT dimension, range of memristance and MOSFET feature size. These results show that the proposed test method is highly efficient for testing and monitoring a LUT in the presence of deteriorating multiple memristors. |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|