首页 | 本学科首页   官方微博 | 高级检索  
     


Optimization of Boundary Scan Tests Using FPGA-Based Efficient Scan Architectures
Authors:Igor Aleksejev  Sergei Devadze  Artur Jutman  Konstantin Shibin
Affiliation:1.Tallinn Univ. of Technology,Tallinn,Estonia;2.Testonica Lab Oü,Tallinn,Estonia
Abstract:This paper presents a method for optimization of board-level scan test with the help of reconfigurable scan-chains (RSCs) implemented in a programmable logic of FPGA. Despite that the RSC concept is a well-known solution for scan-based test time reduction, the usage of RSC may lead to un-acceptable hardware overhead. In our work, we are targeting a completely new approach of exploiting on-board FPGA resources that being unconfigured are typically available during the manufacturing test phase for carrying out tests using temporarily implemented virtual RSC structures. As the allocated FPGA logic is re-claimed for functional use after the test is finished, the presented method delivers all the advantages of RSCs at no extra hardware cost. Experimental results show that the proposed virtual RSCs can fit into all available commercial FPGAs providing a significant test time reduction in comparison with state-of-the-art Boundary Scan test tecnique.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号