首页 | 本学科首页   官方微博 | 高级检索  
     

流水线结构RS(255,223)译码器的VLSI设计
引用本文:王进祥,张乃通,来逢昌,叶以正.流水线结构RS(255,223)译码器的VLSI设计[J].计算机研究与发展,2000,37(1):61-65.
作者姓名:王进祥  张乃通  来逢昌  叶以正
作者单位:1. 哈尔滨工业大学微电子中心,哈尔滨,150001
2. 哈尔滨工业大学通信研究所,哈尔滨,150001
摘    要:RS码已经广泛应用于通信系统,计算机系统,存储介质,网络和数字电视中,以提高数据的可靠性;RS(255,223)码是美国航空航天局(NASA)和欧洲空间站(ESA0在深空卫星通信系统中所采用的标准外码。文中用Top-down设计方法完成了采用频域译码算法的RS(255,223)译码器的VLSI设计,提出了一个GF(256)上串行计算的流水线结构的255点IFFT,该结构的IFFT与译码器的其它模块

关 键 词:译码器  VLSI  设计  流水线结构  RS码

A VLSI DESIGN OF PIPELINE RS(255,223) DECODER
WANG Jin-Xiang,ZHANG Nai-Tong,LAI Feng-Chang,YE Yi-Zheng.A VLSI DESIGN OF PIPELINE RS(255,223) DECODER[J].Journal of Computer Research and Development,2000,37(1):61-65.
Authors:WANG Jin-Xiang  ZHANG Nai-Tong  LAI Feng-Chang  YE Yi-Zheng
Abstract:RS code is widely used in communication systems, computer systems, storage media, network, and digital television to enhance data reliability; RS(255,223) code is the standard outer code in the concatenated code system of the deep space satellite communication adopted by NASA and ESA. A VLSI design of pipeline RS(255,223) decoder in frequency domain is presented and a pipeline IFFT with 255 points in GF(256) is proposed in this paper. This design is modeled in VHDL; the verified gate level netlist is obtained after synthesizing the VHDL model. The complexity of RS(255,223) decoder is about 200,000 gates, the total latency is 780 cycles, and the throughput is 160Mbps under 20MHz. Comparing with similar designs, this design has smaller latency, moderate area, and high throughput rate.
Keywords:RS decoder  FFT  VHDL  VLSI  generator polynomial  pipeline processing
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号