首页 | 本学科首页   官方微博 | 高级检索  
     


A new hybrid algorithm for analog ICs optimization based on the shrinking circles technique
Affiliation:1. School of Electronic and Information Engineering, Harbin Institute of Technology Shenzhen Graduate School, China;2. Advanced Micro Devices, Inc. (AMD), Shanghai, China;3. SKLCA, Institute of Computing Technology, Chinese Academy of Sciences, China;4. Department of Electrical and Computer Engineering, University of Maryland College Park, USA;1. Department of Computer Science and Engineering, Jadavpur University, 188, Raja S. C. Mullick Road, Kolkata 700 032, West Bengal, India;2. Department of Computer Science and Engineering, University of Calcutta, JD-2, Sector – III, Saltlake, Kolkata 700 106, West Bengal, India;3. Department of Computer and System Sciences, Visva-Bharati, Santiniketan 731 235, West Bengal, India;1. Polytechnique Montreal, Canada;2. CEA-Leti, Grenoble, France;3. Université du Québec à Montréal (UQAM), Canada;1. Dependable System Design Lab., School of Electrical and Computer Engineering, University of Tehran, Tehran, Iran;2. School of Computer Science, Institute for Research in Fundamental Sciences (IPM), Tehran, Iran
Abstract:This paper presents a novel technique named the Shrinking Circles to enhance the performance of optimization algorithms embedded in automated sizing tools of analog ICs. This technique creates a balance between the exploration and exploitation capabilities when the optimization algorithm is converging to a possible optimum point. With the help of the shrinking circles concept, we upgrade a hybridization version of Gravitational Search Algorithm with Particle Swarm Optimization (Advanced GSA_PSO). Accordingly, a developed tool for the automation of analog ICs sizing is proposed. The performance of this tool is evaluated by two cases: minimizing the power consumption of a two-stage CMOS op-amp and simultaneous minimizing the circuit area and power consumption of a folded-cascode op-amp. In this paper, the corners analysis is also incorporated into the proposed circuit sizing tool based on a straightforward procedure by which this tool not only can obtain the solutions being robust against process, voltage, and temperature (PVT) variations, but also it alleviates the computational burden. Comparisons with available methods show that the proposed tool performs much better in terms of efficiency.
Keywords:Analog ICs optimization  Automated sizing tool  The shrinking circles  Advanced gravitational search algorithm and particle swarm optimization (Advanced GSA_PSO)  Corners analysis
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号