首页 | 本学科首页   官方微博 | 高级检索  
     


A fast temperature-aware fixed-outline floorplanning framework using convex optimization
Affiliation:1. Department of Electrical and Computer Engineering, The University of Tehran, Tehran, Iran;2. School of Computer Science, Institute for Research in Fundamental Sciences, Tehran, Iran;1. Instituto Nacional de Astrofísica Óptica y Electrónica, Puebla, Mexico;2. Instituto Tecnológico de Puebla, Puebla, Mexico;3. New Mexico State University, Las Cruces, NM, USA;4. Spycotec, Fracc. Paseos del Angel Puebla, Puebla. +52-2228870916, Mexico;5. Benemérita Universidad Autónoma de Puebla, Puebla, Mexico;6. Instituto Tecnológico de Cd. Guzmán, Av. Tecnológico #100, Cd. Guzmán, Jal., Mexico;1. Department of Micro-Nano Electronics, Shanghai Jiao Tong University, Shanghai, China;2. Department of Electrical Engineering, Tongji University, Shanghai, China
Abstract:With aggressive scaling of CMOS technology, it is essential to consider chip temperature in all design levels of digital systems to improve chip reliability and leakage power consumption. In this paper, we present a two phase fixed-outline floorplanning framework that attempts to reduce the peak-temperature of the chip. The first phase distributes evenly the available dead space between the floorplan blocks of a chip, so as to reduce the peak-temperature. The second phase employs a two-stage convex optimization formulation to perform fixed-outline floorplanning such that minimizes the peak-temperature while satisfying physical constraints. To mitigate the time and computational complexity of capturing the temperature behavior, we present a less computational expensive analogous formulation that approximates the temperature of a block by its corresponding power density. Although, the corresponding power density formulation exhibits lower complexity the experimental results demonstrate its high degree of accuracy. Moreover, this formulation manages to achieve significant improvements in terms of peak-temperature and runtime for almost all of the test cases. We investigate the trade-off between peak-temperature and area as well and provide conditions that result in a reasonable reduction of peak-temperature with minimum increase of the dead space.
Keywords:Floorplanning framework  Convex optimization  Temperature  Fixed-outline  Power density
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号