首页 | 本学科首页   官方微博 | 高级检索  
     

基于分布式算法的高阶FIR滤波器及其FPGA实现
引用本文:李书华,曾以成.基于分布式算法的高阶FIR滤波器及其FPGA实现[J].计算机工程与应用,2010,46(12):136-138.
作者姓名:李书华  曾以成
作者单位:湘潭大学 光电工程系,湖南 湘潭 411105
摘    要:提出一种新的高阶FIR滤波器的FPGA实现方法。该方法运用多相分解结构对高阶FIR滤波器进行降阶处理,采用改进的分布式算法来实现降阶后的FIR滤波器。设计了一系列阶数从8到1 024的FIR滤波器,通过Quartus II 7.1的综合与仿真,以及在EP2S60F1020C4 FPGA目标器件上的实现结果表明,该方法能够有效地减少硬件资源的使用且满足高速实时性的要求。

关 键 词:有限冲激响应(FIR)滤波器  现场可编程门阵列(FPGA)  分布式算法(DA)  多相分解
收稿时间:2008-10-21
修稿时间:2009-1-13  

Implementation of high order FIR filter with FPGA based on distributed arithmetic
LI Shu-hua,ZENG Yi-cheng.Implementation of high order FIR filter with FPGA based on distributed arithmetic[J].Computer Engineering and Applications,2010,46(12):136-138.
Authors:LI Shu-hua  ZENG Yi-cheng
Affiliation:Department of Optoelectric Engineering,Xiangtan University,Xiangtan,Hunan 411105,China
Abstract:A new method of implementing high order FIR filter with FPGA is presented.This method divides high order FIR filter into some lower order FIR filters by using polyphase decomposition structure,and implements the lower order FIR filters with modifying Distributed Arithmetic.A series of FIR filters which orders form 8 to 1,024 is designed.These proposed filters have been simulated and synthesized with Quartus II 7.1,implemented with an EP2S60F1020C4 FPGA device.Results show that the proposed method can implem...
Keywords:Finite Impulse Response(FIR) filter  Field Programmable Gate Array(FPGA)  Distributed Arithmetic(DA)  polyphase decomposition
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程与应用》浏览原始摘要信息
点击此处可从《计算机工程与应用》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号