首页 | 本学科首页   官方微博 | 高级检索  
     


Dependable design technique for system-on-chip
Authors:Pavel  Hana  
Affiliation:

aDepartment of Computer Science and Engineering, Czech Technical University in Prague, Karlovo nam. 13, 121 35 Prague 2, Czech Republic

Abstract:A technique for highly reliable digital design for two FPGAs under a processor control is presented. Two FPGAs are used in a duplex configuration system design, but better dependability parameters are obtained by the combination of totally self-checking blocks based on a parity predictor. Each FPGA can be reconfigured when a SEU fault is detected. This reconfiguration is controlled by a control unit implemented in a processor. Combinational circuit benchmarks have been considered in all our experiments and computations. All our experimental results are obtained from a XILINX FPGA implementation using EDA tools. The dependability model and dependability calculations are presented to document the improved reliability parameters.
Keywords:Reliable digital design  FPGA  Dependability model  Dependability calculations  On-line testing  Fault security  Self-testing  Totally self-checking  Single even upset  Reconfiguration
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号