首页 | 本学科首页   官方微博 | 高级检索  
     


A compact AES core with on-line error-detection for FPGA applications with modest hardware resources
Authors:Uroš LegatAuthor Vitae  Anton Biasizzo Author VitaeFranc Novak Author Vitae
Affiliation:Jozef Stefan Institute, Jamova 39, 1000 Ljubljana, Slovenia
Abstract:This paper presents a compact, low-cost, on-line error-detection architecture for a 32-bit hardware implementation of the AES. The implemented AES is specially designed for FPGA-based embedded applications, since it is tuned to specific FPGA logic resources. The on-line error-detection is based on parity codes. The parity prediction is implemented in the AES encryption, decryption, and key expansion process. The developed solution has been upgraded to an efficient BIST with a high fault coverage and a low hardware overhead.
Keywords:Advanced Encryption Standard error-detection  Built-in self-test  FPGA fault modelling  SEU mitigation
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号