首页 | 本学科首页   官方微博 | 高级检索  
     


Design of reversible logic based full adder in current-mode logic circuits
Affiliation:1. Assistant Professor, Department of Electronics and Communication Engineering, Sri Ramakrishna Engineering College, Coimbatore, India;2. Assistant Professor, Department of Electronics and Communication Engineering, Anna University, Regional Campus, Coimbatore, India;1. Assistant Professor, Department of ECE, Sri Ranganathar Institute of Engineering and Technology, Coimbatore;2. Associate Professor, Department of Electrical and Electronics Engineering, Hindusthan College of Engineering and Technology, Coimbatore;1. Mepco Schlenk Engineering College, Mepco Nagar, Sivakasi 626005, India;2. PSR Engineering College, Sivakasi, India;1. Faculty of Electronics and Communication Engineering, Sri Venkateswaraa College of Technology, Sriperumpudu, India;2. Faculty of Electronics and Communication Engineering, Hindustan Institute of Technology & Science, Chennai, India;1. Dependable System Design Lab., School of Electrical and Computer Engineering, University of Tehran, Tehran, Iran;2. School of Computer Science, Institute of Fundamental Sciences (IPM), Tehran, Iran
Abstract:Demand of Very Large Scale Integration (VLSI) circuits with very high speed and low power are increased due to communication system's transmission speed increase. During computation, heat is dissipated by a traditional binary logic or logic gates. There will be one or more input and only one output in irreversible gates. Input cannot be reconstructed using those outputs. In low power VLSI, reversible logic is commonly preferred in recent days. Information is not lost in reversible gates and back computation is possible in reversible circuits with reduced power dissipation. Reversible full adder circuits are implemented in the previous work to optimize the design and speed of the circuits. Reversible logic gates like TSG, Peres, Feynman, Toffoli, Fredkin are mostly used for designing reversible circuits. However it does not produced a satisfactory result in terms of static power dissipation. In this proposed research work, reversible logic is implemented in the full adder of MOS Current-Mode Logic (MCML) to achieve high speed circuit design with reduced power consumption. In VLSI circuits, reliable performance and high speed operation is exhibited by a MCML when compared with CMOS logic family. Area and better power consumption can be produced implementing reversible logic in full adder of MCML. Minimum garbage output and constant inputs are used in reversible full adder. The experimental results shows that the proposed designed circuit achieves better performance compared with the existing reversible logic circuits such as Feynman gate based FA, Peres gate based FA, TSG based FA in terms of average power, static power dissipation, static current and area.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号