首页 | 本学科首页   官方微博 | 高级检索  
     

基于Q-Coder算术编码器的IP核设计
引用本文:毛文娟,王建立,张孝三.基于Q-Coder算术编码器的IP核设计[J].计算机工程,2006,32(21):255-257.
作者姓名:毛文娟  王建立  张孝三
作者单位:上海工程技术大学高职学院,上海,200437
基金项目:上海工程技术大学校科研和教改项目
摘    要:设计了一种实现算术编码的集成电路IP核,可用于下一代静止图像压缩标准JPEG2000编码系统中。采取易于硬件实现的二进制算术编码算法,分析了该IP核的各个模块和时序,在ModelSim软件中进行了功能仿真,在QuartusⅡ软件中完成了综合以及布局布线,并在自行设计的一块FPGA的PCI开发板上进行了验证和性能分析。实验结果表明,对相同的图像进行编码,该IP核的处理时间仅为软件处理时间的41%。该文的研究对于JPEG2000在实际中的应用有着重要的意义。

关 键 词:算术编码  现场可编程门阵列  大概率符号  小概率符号
文章编号:1000-3428(2006)20-0255-03
收稿时间:01 29 2006 12:00AM
修稿时间:2006-01-29

IP Core Design Based on Q-Coder Arithmetic Coding Algorithm
MAO Wenjuan,WANG Jianli,ZHANG Xiaosan.IP Core Design Based on Q-Coder Arithmetic Coding Algorithm[J].Computer Engineering,2006,32(21):255-257.
Authors:MAO Wenjuan  WANG Jianli  ZHANG Xiaosan
Affiliation:Vocational Technical College, Shanghai University of Engineering Science, Shanghai 200437
Abstract:An circuit IP perforating arithmetic coding is designed to he implemented in JPEG2000, which is the newly developed still image processing standard. A binary arithmetic coding algorithm, which is easy to be implemented in hardware is used, The module structure and time sequence of the IP core are described. Function verification is carried out with Model-sire, synthesis and routing are conducted with Quartus II. The design is verified on a PCI-based FPGA development board. With the same inputs, the outputs show that the hardware arithmetic encoder designed by this paper can perform its computation in approximately 40% of the time taken by the arithmetic coding module in the Jasper software. The research of the thesis makes it possible for JPEG2000 to be used in reality.
Keywords:Arithmetic coding  FPGA  More probable symbol(MPS)  Less probable symbol(LPS)
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号