首页 | 本学科首页   官方微博 | 高级检索  
     

基于SOVA算法的Turbo译码器的设计与优化
引用本文:易清明,石敏,李松.基于SOVA算法的Turbo译码器的设计与优化[J].计算机工程,2007,33(7):227-228.
作者姓名:易清明  石敏  李松
作者单位:暨南大学电子工程系,广州,510632
基金项目:广州市科技攻关计划基金重点项目
摘    要:给出了基于SOVA算法的Turbo译码器的硬件设计系统结构,通过对关键模块的硬件资源占有及译码时序的分析,提出了减少硬件资源、降低硬件功耗以及提高译码速度、减少译码时延的优化设计方案。采用NC Simulator的仿真分析以及Cyclone II系列FPGA芯片的硬件测试表明,该文提出的优化设计方案减少了约40%的硬件资源,且译码速度提高了约60%,达到了降低功耗和提高速度的双重功效。

关 键 词:SOVA算法  Turbo译码器  硬件设计  优化
文章编号:1000-3428(2007)07-0227-02
修稿时间:2006-12-21

Design and Optimization of Turbo Decoder Based on SOVA Algorithm
YI Qingming,SHI Min,LI Song.Design and Optimization of Turbo Decoder Based on SOVA Algorithm[J].Computer Engineering,2007,33(7):227-228.
Authors:YI Qingming  SHI Min  LI Song
Affiliation:Department of Electronic Engineering, Jinan University, Guangzhou 510632
Abstract:The system framework of hardware design for Turbo decoder based on SOVA algorithm is introduced.Through the analysis on the hardware resource occupancy and decoding delay of key modules,the optimization scheme which can decrease hardware resource,reduce power dissipation,improve decoding speed and reduce decoding delay is proposed.The simulation analysis with NC Simulator and hardware test with FPGA chip of Cyclone II show that the proposed optimization method reduces about 40% hardware resource and improves 60% decoding speed.It achieves the double efficacy of reducing power dissipation and improving speed.
Keywords:SOVA algorithm  Turbo decoder  Hardware design  Optimization
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号