首页 | 本学科首页   官方微博 | 高级检索  
     


LFSR Reseeding-Oriented Low-Power Test-Compression Architecture for Scan Designs
Authors:Haiying Yuan  Changshi Zhou  Xun Sun  Kai Zhang  Tong Zheng  Chang Liu  Xiuyu Wang
Affiliation:1.Faculty of Information Technology,Beijing University of Technology,Beijing,People’s Republic of China;2.Department of Electronic Engineering,Tsinghua University,Beijing,People’s Republic of China
Abstract:Massive test data volume and excessive test power consumption have become two strict challenges for very large scale integrated circuit testing. In BIST architecture, the unspecified bits are randomly filled by LFSR reseeding-based test compression scheme, which produces enormous switching activities during circuit testing, thereby causing high test power consumption for scan design. To solve the above thorny problem, LFSR reseeding-oriented low-power test-compression architecture is developed, and an optimized encoding algorithm is involved in conjunction with any LFSR-reseeding scheme to effectively reduce test storage and power consumption, it includes test cube-based block processing, dividing into hold partition sets and updating hold partition sets. The main contributions is to decrease logic transitions in scan chains and reduce specified bit in test cubes generated via LFSR reseeding. Experimental results demonstrate that the proposed scheme achieves a high test compression efficiency than the existing methods while significantly reduces test power consumption with acceptable area overhead for most Benchmark circuits.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号