Design optimization of the quantization and a pipelined 2D-DCT for real-time applications |
| |
Authors: | Anas Hatim Said Belkouch Mohamed El Aakif Moha M’rabet Hassani Noureddine Chabini |
| |
Affiliation: | 1. National School of Applied Sciences, University of Cadi Ayyad, PB. 575, Av Abdelkarim Khattabi, Guéliz, Marrakech, Morocco 2. Technology, Electronics and Instrumentation Lab, faculty of sciences and techniques, University of Cadi Ayyad, Marrakech, Morocco 3. Department of Electrical and Computer Engineering, Royal Military College of Canada, Kingston, ON, Canada
|
| |
Abstract: | The Discrete Cosine Transform (DCT) is one of the most widely used techniques for image compression. Several algorithms are proposed to implement the DCT-2D. The scaled SDCT algorithm is an optimization of the DCT-1D, which consists in gathering all the multiplications at the end. In this paper, in addition to the hardware implementation on an FPGA, an extended optimization has been performed by merging the multiplications in the quantization block without having an impact on the image quality. A simplified quantization has been performed also to keep higher the performances of the all chain. Tests using MATLAB environment have shown that our proposed approach produces images with nearly the same quality of the ones obtained using the JPEG standard. FPGA-based implementations of this proposed approach is presented and compared to other state of the art techniques. The target is an an Altera Cyclone II FPGA using the Quartus synthesis tool. Results show that our approach outperforms the other ones in terms of processing-speed, used resources and power consumption. A comparison has been done between this architecture and a distributed arithmetic based architecture. |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|