首页 | 本学科首页   官方微博 | 高级检索  
     


A logic nanotechnology featuring strained-silicon
Authors:Thompson  SE Armstrong  M Auth  C Cea  S Chau  R Glass  G Hoffman  T Klaus  J Zhiyong Ma Mcintyre  B Murthy  A Obradovic  B Shifren  L Sivakumar  S Tyagi  S Ghani  T Mistry  K Bohr  M El-Mansy  Y
Affiliation:Intel Corp., Hillsboro, OR, USA;
Abstract:Strained-silicon (Si) is incorporated into a leading edge 90-nm logic technology . Strained-Si increases saturated n-type and p-type metal-oxide-semiconductor field-effect transistors (MOSFETs) drive currents by 10 and 25%, respectively. The process flow consists of selective epitaxial Si/sub 1-x/Ge/sub x/ in the source/drain regions to create longitudinal uniaxial compressive strain in the p-type MOSFET. A tensile Si nitride-capping layer is used to introduce tensile uniaxial strain into the n-type MOSFET and enhance electron mobility. Unlike past strained-Si work: 1) the amount of strain for the n-type and p-type MOSFET can be controlled independently on the same wafer and 2) the hole mobility enhancement in this letter is present at large vertical electric fields, thus, making this flow useful for nanoscale transistors in advanced logic technologies.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号