首页 | 本学科首页   官方微博 | 高级检索  
     

深亚微米SOC高压缩率EDT设计
引用本文:吴赛,薛耀国,王豪才. 深亚微米SOC高压缩率EDT设计[J]. 微电子学与计算机, 2006, 23(3): 139-142
作者姓名:吴赛  薛耀国  王豪才
作者单位:电子科技大学,四川,成都,610054
摘    要:EDT(embedded deterministictest)是目前最有效的针对大规模片上系统的嵌入式测试方法.与常规基于ATPG的DVT(Design For Testability)技术相比较,可以在保持相同缺陷覆盖率的情况下.大幅度降低测试成本,缩短测试时间,EDT的关键技术是解压缩器的算法设计。本文研究基于环形发生器的解压缩器设计.它不会对系统的逻辑核进行任何改动,如插入新的测试点或带来新的逻辑不确定态,可以获得40倍以上的压缩率.而且全部设计是基于标准的扫描/ATPG技术,可以非常方便的在SOC(system on chip)设计环境中实现。在最后部分,我们研究了采用环形发生器解压缩器,在不同容量的SOC系统的EDT设计结果。

关 键 词:微电子技术  嵌入式测试  研究与设计  测试矢量压缩
文章编号:1000-7180(2006)03-004
收稿时间:2005-07-04
修稿时间:2005-07-04

Deep Sub-micro SOC High Compression EDT Design
WU Sai,XUE Yao-guo,WANG Hao-cai. Deep Sub-micro SOC High Compression EDT Design[J]. Microelectronics & Computer, 2006, 23(3): 139-142
Authors:WU Sai  XUE Yao-guo  WANG Hao-cai
Affiliation:University of Electronic Science and Technology of China,Chengdu 610054 China
Abstract:Embedded deterministic test(EDT) is the most powerful SOC (System on chip) DFT(Design for test) technology. Compared with traditional ATPG DFT technology, it can reduce manufacturing test cost scan test time to meet same fault coverage. The key technology of EDT is decompressor algorithm design. This paper presents a novel decompressor based on ring generator, which does not require any modifications to the core logic such as the insertion of test points or logic bounding unknown states. The compression rate could be more than 40 times. The presented scheme is widely applicable and easy to deploy because it is based on the standard scan/ATPG methodology and adopts a very simple flow. At the last paragraph, we present the design results of using ring generator decompressor to design EDT for different scale SOC.
Keywords:Micro-electronic   Design-for-test   Research & design   Test data volume compression  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号