首页 | 本学科首页   官方微博 | 高级检索  
     


Evolvable Reasoning Hardware: Its Prototyping and Performance Evaluation
Authors:Moritoshi Yasunaga  Jung Hwan Kim  Ikuo Yoshihara
Affiliation:(1) Institute of Information Sciences and Electronics, University of Tsukuba, Tsukuba-shi, Ibaraki, 305-8573, Japan;(2) System Engineering Department, University of Arkansas, Little Rock, Little Rock, AK 72204-1099, USA;(3) Faculty of Engineering, Miyazaki University, Miyazaki-shi, Miyazaki, 889-2192, Japan
Abstract:In this paper, we propose evolvable reasoning hardware and its design methodology. In the proposed design methodology, case databases of each reasoning task are transformed into truth tables, which are evolved to extract rules behind the past cases through a genetic algorithm. Circuits for the evolvable reasoning hardware are synthesized from the evolved truth-tables. Parallelism in each task can be embedded directly in the circuits through the direct hardware implementation of the case databases. We developed the evolvable reasoning hardware prototype using Xilinx Virtex FPGA chips and applied it to the English-pronunciation-reasoning (EPR) task. The evolvable reasoning hardware for the EPR task was implemented with 270K gates, achieving an extremely high reasoning speed of less than 300 ns/phoneme. It also achieved a reasoning accuracy of 82.1% which is almost the same accuracy as NETTalk in neural networks and MBRTalk in parallel AI.
Keywords:evolvable hardware  genetic algorithms  VLSI design methodology  FPGA  reasoning  NETTalk  MBRTalk
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号