首页 | 本学科首页   官方微博 | 高级检索  
     

可重构计算硬件平台的改进设计
引用本文:王晟中,陈伟男,彭澄廉. 可重构计算硬件平台的改进设计[J]. 计算机工程, 2010, 36(5): 250-252
作者姓名:王晟中  陈伟男  彭澄廉
作者单位:复旦大学计算机科学技术学院,上海,200433
基金项目:国家自然科学基金资助项目(60573105)
摘    要:针对现有可重构计算硬件平台配置时间长、灵活性受限的缺陷,提出一种改进设计。基于支持二维重构区域的Virtex-4现场可编程门阵列(FPGA)芯片,使重构模块放置更灵活、芯片面积利用率更高,通过将单片FPGA和外设集成在一块印刷电路板上,使系统的结构更紧凑,利用FPGA内嵌微处理器减轻通信和访存开销。调试结果表明,改进平台灵活性较高、功能和可扩展性更强。

关 键 词:可重构计算  部分可重构  动态可重构  现场可编程门阵列
修稿时间: 

Improved Design of Reconfigurable Computing Hardware Platform
WANG Sheng-zhong,CHEN Wei-nan,PENG Cheng-lian. Improved Design of Reconfigurable Computing Hardware Platform[J]. Computer Engineering, 2010, 36(5): 250-252
Authors:WANG Sheng-zhong  CHEN Wei-nan  PENG Cheng-lian
Affiliation:(School of Computer Science, Fudan University, Shanghai 200433)
Abstract:Aiming at the shortage of long configuration time and flexibility constrained for existing reconfigurable computing hardware platform, this paper proposes an improved design. Based on Virtex-4 Field Programmable Gate Array(FPGA) chip supporting 2D reconstructed area, it makes the module placement faster and higher utilization of chip area, makes more compact of system structure through integrating single FPGA and extras in a printing circuit diagram, uses FPGA embedded microprocessor to reduce cost of communication and access memory. Debugging result shows that improved platform is more flexible, function and extendibility is more strong.
Keywords:reconfigurable computing  partial reconfigurable  dynamic reconfigurable  Field Programmable Gate Array(FPGA)
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号