首页 | 本学科首页   官方微博 | 高级检索  
     


Efficient Integration of Compiler-Directed Cache Coherence and Data Prefetching
Authors:Hock-Beng Lim  Pen-Chung Yew
Affiliation:Hewlett-Packard Company, Cupertino, California, 95014, f1;Department of Computer Science and Engineering, University of Minnesota, Minneapolis, Minnesota, 55455, , f2
Abstract:Cache coherence enforcement and memory latency reduction and hiding are very important and challenging problems in the design of large-scale distributed shared-memory (DSM) multiprocessors. We propose an integrated approach to solve these problems through a compiler-directed cache coherence scheme called the Cache Coherence with Data Prefetching (CCDP) scheme. The CCDP scheme enforces cache coherence by prefetching the potentially stale references in a parallel program. It also prefetches the non-stale references to hide their memory latencies. To optimize the performance of the CCDP scheme, some prefetch hardware support is provided to efficiently handle these two forms of data prefetching operations. We also developed the compiler techniques utilized by the CCDP scheme for stale reference detection, prefetch target analysis, and prefetch scheduling. We evaluated the performance of the CCDP scheme via execution-driven simulations of several numerical applications from the SPEC CFP95 and the Perfect benchmark suites. The simulation results show that the CCDP scheme provides significant performance improvements for the applications studied, comparable to that obtained with a full-map hardware cache coherence scheme.
Keywords:compiler-directed cache coherence   data prefetching   memory latency hiding   shared-memory multiprocessors
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号