首页 | 本学科首页   官方微博 | 高级检索  
     


Impact of pad and gate parasitics on small-signal and noisemodeling of 0.35 μm gate length MOS transistors
Authors:Sakalas   P. Zirath   H.G. Litwin   A. Schroter   M. Matulionis   A.
Affiliation:Electronische Bauelemente und Integrierte Schaltungen, IEE, Dresden;
Abstract:Microwave noise performance of p and n-type MOSFETs fabricated on the. same wafer was investigated in order to study the effect of the pad and gate parasitic circuit elements on noise performance. At low drain currents, the gate parasitic circuit was involved in the modeling to explain the observed kinks and loops in the s-parameters. Simulation of the noise parameters for p and n-type devices, measured in the 2-26 GHz frequency range, was performed by using extracted small-signal models of the transistor in connection with parasitic pad and gate circuits. Under the bias far from the optimal one, the additional parasitic inductance in the gate circuit was found responsible for the degradation of the noise performance by exhibiting peaks in the noise parameters
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号