首页 | 本学科首页   官方微博 | 高级检索  
     


Effects of electrical stressing in power VDMOSFETs
Authors:N Stojadinovic  I Manic  V Davidovic  D Dankovic  S Djoric-Veljkovic  S Golubovic  S Dimitrijev
Affiliation:aFaculty of Electronic Engineering, University of Nis, Beogradska 14, 18000 Nis, Serbia & Montenegro;bFaculty of Civil Engineering and Architecture, University of Nis, Beogradska 14, 18000 Nis, Serbia & Montenegro;cSchool of Microelectronic Engineering, Griffith University, Nathan, Queensland 4111, Australia
Abstract:The effects of gate bias stressing on threshold voltage and mobility in power VDMOSFETs and underlying changes in gate oxide-trapped charge and interface trap densities are presented and analysed in terms of the mechanisms responsible. It is shown that gate bias stressing causes significant threshold voltage shift and mobility degradation in power VDMOSFETs; the negative bias stressing causes more rapid initial changes of both threshold voltage and mobility, but the final threshold voltage shift and mobility reduction are significantly larger in devices stressed by positive gate bias. In the case of positive bias stressing, electron tunnelling from neutral oxide traps associated with trivalent silicon defects into the oxide conduction band is proposed as the main mechanism responsible for positive oxide-trapped charge buildup, while subsequent hole tunnelling from the charged oxide traps to interface-trap precursors Sis–H is shown to be the dominant mechanism responsible for the interface trap buildup. In the case of negative bias stressing, hole tunnelling from the silicon valence band to oxygen vacancy defects is shown to be responsible for positive oxide-trapped charge buildup, while subsequent electro-chemical reactions of interfacial precursors Sis–H with the charged oxide traps and H+ ions are proposed to be responsible for interface trap buildup.
Keywords:
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号