ESD protection design for CMOS RF integrated circuits using polysilicon diodes |
| |
Authors: | Ming-Dou Ker Chyh-Yih Chang |
| |
Affiliation: | a Integrated Circuits and Systems Laboratory, Institute of Electronics, National Chiao-Tung University, 1001 Ta-Hsueh Road, Hsinchu 300, Taiwan b Analog IP Technology Section, SoC Technology Center, Industrial Technology Research Institute, Hsinchu 310, Taiwan |
| |
Abstract: | ESD protection design for CMOS RF integrated circuits is proposed in this paper by using the stacked polysilicon diodes as the input ESD protection devices to reduce the total input capacitance and to avoid the noise coupling from the common substrate. The ESD level of the stacked polysilicon diodes on the I/O pad is restored by using the turn-on efficient power-rail ESD clamp circuit, which is constructed by substrate-triggered technique. This polysilicon diode is fully process compatible to general sub-quarter-micron CMOS processes. |
| |
Keywords: | |
本文献已被 ScienceDirect 等数据库收录! |
|