首页 | 本学科首页   官方微博 | 高级检索  
     


A novel CMOS implementation of double-edge-triggered flip-flops
Authors:Lu   S.-L. Ercegovac   M.
Affiliation:Dept. of Comput. Sci., California Univ., Los Angeles, CA;
Abstract:A CMOS implementation of a D-type double-edge-triggered flip-flop (DET-FF) is presented. A DET-FF changes its state at both the positive and the negative clock edge transitions. It has advantages with respect to both system speed and power dissipation. The design presented requires little overhead in circuit complexity. This CMOS D-type DET-FF is capable of operating at more than 50 MHz, which gives an equivalent system frequency of 100 MHz
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号