首页 | 本学科首页   官方微博 | 高级检索  
     

利用FPGA和DSP结合实现雷达多目标实时检测
引用本文:赵保军,史彩成,韩月秋,毛二可.利用FPGA和DSP结合实现雷达多目标实时检测[J].电子学报,2001,29(8):1145-1147.
作者姓名:赵保军  史彩成  韩月秋  毛二可
作者单位:北京理工大学电子工程系,北京 100081
基金项目:国防科研项目,99JS93.4.2,
摘    要:在高速并行流水信号处理中,ASIC(FPGA)+DSP+RAM是目前国际流行的一种方式,尤其是FPGA+DSP+RAM更适合中国的国情.本文利用FPGA的算术逻辑单元与外部存储器相结合,解决了线路板面积有限与雷达数据处理需要大量存储空间的矛盾;利用FPGA的并行流水特点解决了雷达数据的实时处理与有限的DSP处理速度之间的矛盾; 而FPGA处理结果的航迹相关、FPGA运行模式的控制和与上位机之间的通信与数据交换等工作利用DSP完成,从而达到系统的最佳配置.目前系统已通过验收,各项指标达到了设计的要求.

关 键 词:FPGA  多目标自动检测  并行流水  
文章编号:0372-2112(2001)08-1145-03
收稿时间:2000-07-18

Radar Multi-Target Real-Time Detection with FPGA and DSP
ZHAO Bao-jun,SHI Cai-cheng,HAN Yue-qiu,MAO Er-ke.Radar Multi-Target Real-Time Detection with FPGA and DSP[J].Acta Electronica Sinica,2001,29(8):1145-1147.
Authors:ZHAO Bao-jun  SHI Cai-cheng  HAN Yue-qiu  MAO Er-ke
Affiliation:Dept.of Electronic Engineering,Beijing Institute of Technology,Beijing 100081,China
Abstract:ASIC(FPGA)+DSP+RAM is a popular model in high speed parallel pipeline signal processing.It is especially suitable for China.Based on the combination of FPGA's configurable logic blocks and external memory,the problem exist between limited PCB size and huge memory space is solved in radar data processing.On the other hand,the parallel pipeline functions of FPGA resolve the problem between mass radar data real-time processing and limited DSP speeds.The track correlation processing after using FPGA,FPGA's operation model control,data communication and exchange between DSP and host computer are all done by DSP.Therefore the optimal system structure is established.The system has been checked and accepted,and satisfies the requirement of the design.
Keywords:FPGA
本文献已被 维普 万方数据 等数据库收录!
点击此处可从《电子学报》浏览原始摘要信息
点击此处可从《电子学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号