首页 | 本学科首页   官方微博 | 高级检索  
     

层次化互连结构的EVMPSoC设计与实现
引用本文:沈剑良,严明,李思昆,刘磊.层次化互连结构的EVMPSoC设计与实现[J].电子科技大学学报(自然科学版),2011,40(6):898-904.
作者姓名:沈剑良  严明  李思昆  刘磊
作者单位:1.国防科技大学计算机学院 长沙 410073
基金项目:国家自然科学基金(90707003,61076020)
摘    要:为满足计算密集且数据带宽大的混合多媒体应用在嵌入式系统中的实现需求,介绍了一款采用层次化互连结构的异构多核嵌入式可视媒体处理系统芯片(EVMPSoC)的设计与实现方法.该SoC芯片由一个32位嵌入式RSIC主处理器EPStar3和两个应用定制指令集的SIMD协处理器核组成,采用层次化高低速总线和多通道双位宽并行访存结构...

关 键 词:嵌入式可视媒体处理  层次化高低速系统总线  多通道访存  多核SoC
收稿时间:2011-06-10

Design and Implementation of Embedded Visual Media Process SoC with Hierarchy on-Chip Bus Architecture
Affiliation:1.School of Computer,National University of Defense Technology Changsha 410073
Abstract:In order to meet the high demand of computation intensive and band-width exhausting media applications for embedded system, a heterogeneous multi-core embedded visual media processor, named EVMPSoC, is proposed. The chip consists of a main processor called EPStar3, which is a 32 bit RISC embedded processor, and two SIMD coprocessor, which are designed by application-specific instruction set. According to the communication characteristics of media applications, the hierachy high/low speed bus and dual band-width parallel memory access with multi-channel are used as the on-chip bus Architecture of EVMPSoC. The chip was taped out sucessful using SMIC 0.13 μm LVT CMOS technology and packaged by Amkor with PBGA 400. It runs well at peak frequency 416 MHz, and shows its high efficiency and avaliability.
Keywords:
点击此处可从《电子科技大学学报(自然科学版)》浏览原始摘要信息
点击此处可从《电子科技大学学报(自然科学版)》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号