FPGA Implementation of Wave Pipelining CORDIC Algorithms |
| |
Authors: | CUI Wei |
| |
Affiliation: | School of Information Science and Technology, Beijing Institute of Technology, Beijing 100081, China |
| |
Abstract: | The implementation of the coordinate rotational digital computer (CORDIC) algorithm with wave pipelining technique on field programmable gate array (FPGA) is described. All data in FPGA-based wave pipelining pass through a number of logic gates, in the same way that all data pass through the same number of registers in a conventional pipeline. Moreover, all paths are routed using identical routing resources. The manual placement, timing driven routing and timing analyzing techniques are applied to optimize the layout for achieving good path balance. Experimental results show that a 256-LUT logic depth circuit mapped on XC4VLX15-12 runs as high as 330MHz, which is a little lower than the speed of 336MHz based on the conventional 16-stage pipelining in the same chip. The latency of the wave pipelining circuit is 30.3ns, which is 36.4% shorter than the latency of 16-stage conventional pipelining circuit. |
| |
Keywords: | wave pipelining coordinate rotational digital computer(CORDIC) algorithm pipeline latency path balance performance comparison |
本文献已被 CNKI 等数据库收录! |
| 点击此处可从《北京理工大学学报(英文版)》浏览原始摘要信息 |
|
点击此处可从《北京理工大学学报(英文版)》下载全文 |