首页 | 本学科首页   官方微博 | 高级检索  
     

基于高速串行ADC的并行采集模块设计
引用本文:张品,叶芃,曾浩.基于高速串行ADC的并行采集模块设计[J].电子测量技术,2011(9):101-105.
作者姓名:张品  叶芃  曾浩
作者单位:电子科技大学自动化工程学院;
摘    要:串行总线技术可以获得更高的性能,具有更高的传输速率和更低的设计成本,被广泛应用于高速通信领域.基于高速串行LVDS输出的ADC利用时间交替并行采样技术设计实现了1个并行采集模块,主要阐述了采样时钟的相移设计与2 GSPS采样率的实现、串行数据的传输与处理、DDR模式下1:8串并转换器在FPGA平台中的设计与实现,并介绍...

关 键 词:高速串行传输  模数转换器  采样时钟  串并转换器  ISERDES2

Design of parallel acquisition module based on the high-speed serial ADC
Zhang Pin Ye Peng Zeng Hao.Design of parallel acquisition module based on the high-speed serial ADC[J].Electronic Measurement Technology,2011(9):101-105.
Authors:Zhang Pin Ye Peng Zeng Hao
Affiliation:Zhang Pin Ye Peng Zeng Hao(College of Automation Engineering,University of Electronic Science & Technology of China,Chengdu 611731)
Abstract:Serial bus technology can achieve higher performance,higher transmission rate and lower design costs,is widely applied in high-speed communications.The study,based on high-speed serial LVDS outputs of the ADC,using time alternating parallel sampling technique designed and implemented a parallel acquisition module,mainly on the design of phase shift about the sampling clock and implementation of 2 GSPS sampling rate,the transmission and processing of the serial data,the realization of 1∶8 DDR serial-to-parallel converter based on FPGA platform,and introduced the working mode of high-speed serial ADC chips.The results show that the design of serial-to-parallel converter in the use of ISERDES2 module in Xilinx Spartan-6 series,finally reached 16 Gbit/ s serial data rate to meet the design requirements.
Keywords:high-speed serial data transmission  analog to digital converter  sampling clock  serial-to-parallel converter  ISERDES2  
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号