首页 | 本学科首页   官方微博 | 高级检索  
     


Design criterion for high‐speed low‐power SC circuits
Authors:F A Amoroso  A Pugliese  G Cappuccino
Affiliation:Department of Electronics, Computer Science and Systems, University of Calabria, Via P. Bucci, 42 C, 87036, Rende (CS), Italy
Abstract:The settling behavior of switched‐capacitor (SC) circuits is investigated in this paper. The analysis is performed for typical SC circuits employing two‐stage Miller‐compensated operational amplifiers (op‐amps). It aims to evaluate the real effectiveness of the conventional design approach for the optimization of op‐amp settling performances. It is demonstrated that the classical strategy is quite inaccurate in typical situations in which the load capacitance to be driven by the SC circuit is small. The presented study allows a new settling optimization strategy based on an advanced circuit model to be defined. As shown by design examples in a commercial 0.35‐ µm CMOS technology, the proposed approach guarantees a significant settling time reduction with respect to the existing settling optimization strategy, especially in the presence of small capacitive loads to be driven by the SC circuit. Copyright © 2010 John Wiley & Sons, Ltd.
Keywords:SC circuits  operational amplifiers  settling time  frequency compensation
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号