Low-power design of 8-b embedded CoolRisc microcontroller cores |
| |
Authors: | Piguet C. Masgonty J.-M. Arm C. Durand S. Schneider T. Rampogna F. Scarnera C. Iseli C. Bardyn J.-P. Pache R. Dijkstra E. |
| |
Affiliation: | Centre Suisse d'Electron. et de Microtech. SA, Neuchatel; |
| |
Abstract: | Low-power and low-voltage embedded microcontrollers are required more and more for portable applications. Power reduction can be addressed at the software level as well as at the architecture level while searching to reduce the number of executed instructions for a given task. An 8-b RISC-like pipelined microcontroller family is presented achieving one clock per instruction. It is compared to various architectures of existing 8-b microcontrollers. According to an efficiency model taking into account the architecture as well as the number of registers, the presented 8-b microcontroller cores provide four to ten times better performances than existing microcontrollers. On one hand, the operating frequency can be reduced to execute a given task in the same execution time. On the other hand, delivering 10 MIPS performance, more than 2000 MIPS/W can be achieved at 3 V |
| |
Keywords: | |
|
|