首页 | 本学科首页   官方微博 | 高级检索  
     


An improved current mode logic latch for high‐speed applications
Authors:Mahesh Kumawat  Abhishek Kumar Upadhyay  Sanjay Sharma  Ravi Kumar  Gaurav Singh  Santosh Kumar Vishvakarma
Abstract:In this paper, an improved current mode logic (CML) latch design is proposed for high‐speed on‐chip applications. Transceivers use various methods in fast data transmission in wireless/wire‐line application. For an asynchronous transceiver, the improved CML latch is designed using additional NMOS transistors in conventional CML latch which helps to boost the output voltage swing. The proposed low‐power CML latch‐based frequency divider is compatible for higher operating frequency (16 GHz). Next, the delay model is also developed based on small signal equivalent circuit for the analysis of the proposed latch. The output voltage behavior of the proposed latch is analyzed using 180‐nm standard CMOS technology.
Keywords:current mode logic  frequency divider  high‐speed latches
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号