首页 | 本学科首页   官方微博 | 高级检索  
     


Advanced process device technology for 0.3-μm high-performancebipolar LSIs
Authors:Tamaki   Y. Shiba   T. Kure   T. Ohyu   K. Nakamura   T.
Affiliation:Hitachi Ltd., Tokyo;
Abstract:A new method is developed for forming shallow emitter/bases, collectors, and graft bases suitable for high-performance 0.3-μm bipolar LSIs. Fabricated 0.5-μm U-SICOS (U-groove isolated sidewall base contact structure) transistors are 44 μm2, and they have an isolation width of 2.0 μm, a minimum emitter width of 0.2 μm, a maximum cutoff frequency (fT) of 50 GHz, and a minimum ECL gate delay time of 27 ps. The key points for fabricating high-performance 0.3-μm bipolar LSIs are the control of the graft base depth and the control of the interfacial layer between emitter poly-Si and single-Si. The importance of a tradeoff relation between fT and base resistance is also discussed
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号