首页 | 本学科首页   官方微博 | 高级检索  
     

一种基于FLASH的混合式11位ADC设计
引用本文:田德永,黄维超. 一种基于FLASH的混合式11位ADC设计[J]. 电子器件, 2015, 38(3): 562-568
作者姓名:田德永  黄维超
作者单位:1. 贵州职业技术学院,贵阳,550000
2. 贵州大学大数据与信息工程学院,贵阳,550025
基金项目:贵州省教育厅自然科学研究项目(黔教合KY字(2013)193)
摘    要:时域延迟线架构ADC的非线性问题,导致其无法达到较高的分辨率。针对该问题,提出了一种将Flash和延迟线架构相结合的新型低功耗11位ADC。该新型混合ADC架构由两个模块构成,分别为4位Flash ADC架构和7位延迟线ADC架构,因此同时具有 Flash ADC 和延迟线 ADC 的准确性和高效性。采用 CHARTERED 65 nm Dual Gate Mixed Signal CMOS Process设计并绘制出混合式ADC版图。实验测试结果显示,在供应电压为1.1 V和采样效率为100 Msample/s的条件下,混合式ADC产生的信噪失真比( SNDR)为60 dB,消耗功率为1.6 mW。在无需任何校准技术的情况下,混合式ADC产生的品质因数( FOM)为19.4 fJ/分级转换。此外,利用不匹配的3σ设备进行了蒙特卡罗试验,结果表明,SNDR值低于其ADC架构。

关 键 词:混合式ADC  延迟线架构  Flash  加减器

Design of low-power 11-bit ADC based on the hybrid architecture
TIAN Deyong , HUANG Weichao. Design of low-power 11-bit ADC based on the hybrid architecture[J]. Journal of Electron Devices, 2015, 38(3): 562-568
Authors:TIAN Deyong    HUANG Weichao
Affiliation:TIAN Deyong;HUANG Weichao;Guizhou Vocational and Technical Institute;Guizhou University,College of Big Data and Information Engineering;
Abstract:This paper presents a new type of low power 11-bit ADC based on flash architecture and delay line architecture. The new hybrid ADC architecture is composed of two modules, respectively is 4bit flash ADC framework and 7 delay line ADC architecture, therefore also has the accuracy of flash ADC and efficiency of the delay line ADC. In order to reduce power the first phase of flash ADC, the energy saving technology will DC tail current preamplifier by biasing the DC tail current of the preamplifiers at 5 instead of the operational current, 47 (in stand-by mode). Through the use of industrial 65 nm technology, design and Simulation of a hybrid ADC is proposed in this paper. The simulation results show that, with 1.1 V supply and 100 MS/s, hybrid ADC signal-to-noise distortion ratio (SNDR) is 60dB, the power consumption is 1.6mW. Without any calibration technique, the quality factor of hybrid ADC generation (FOM) into 19.4fJ/ classification. In addition, this paper uses the Monte Carlo simulation test, using the 3 device does not match the results show that, SNDR value is lower than the ADC architecture.
Keywords:Hybrid ADC  delay line architecture  Flash  subtracter
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《电子器件》浏览原始摘要信息
点击此处可从《电子器件》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号