首页 | 本学科首页   官方微博 | 高级检索  
     


Implementation of low power adder design and analysis based on power reduction technique
Authors:Taikyeong T. Jeong
Affiliation:Department of Communication Engineering, Myongji University, Republic of Korea
Abstract:This paper presents improved design of low power adder and analysis based on power reduction technique. Using example of adder and multiplier, low leakage power CMOS digital circuit is verified by respective benchmark suite for each example and compared with conventional design of adder and multiplier.Using various supply voltages and fault coverage as parameters, reduction in power was measured. Simulation result and validation by example foresee implementation of proposed design as an essential part of high performance circuit design.The proposed technique offer power reduction up to 20.2% and fault coverage of 99.65%.
Keywords:Power reduction   Circuit design   Low power adder
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号