首页 | 本学科首页   官方微博 | 高级检索  
     


A formal model of asynchronous communication and its use in mechanically verifying a biphase mark protocol
Authors:J Strother Moore
Affiliation:(1) Computational Logic, Inc., 1717 West Sixth Street, Suite 290, 78703-4776 Austin, Texas, USA
Abstract:We present a formal model of asynchronous communication between two digital hardware devices. The model takes the form of a function in the Boyer-Moore logic. The function transforms the signal stream generated by one processor into that consumed by an independently clocked processor, given the phases and rates of the two clocks and the communications delay. The model can be used quantitatively to derive concrete performance bounds on communications at ISO protocol level 1 (physical level). We use the model to show that an 18-bit/cell biphase mark protocol reliably sends messages of arbitrary length between two processors provided the ratio of the clock rates is within 5% of unity.
Keywords:Hardware verification  Fault tolerance  Protocol verification  Clock synchronization  Manchester format  Automatic theorem proving  Boyer-Moore logic  ISO protocol level 1  Performance modeling
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号