首页 | 本学科首页   官方微博 | 高级检索  
     

超低成本的AES算法VLSI实现
引用本文:赵佳,曾晓洋,韩军,陈俊. 超低成本的AES算法VLSI实现[J]. 小型微型计算机系统, 2007, 28(8): 1512-1515
作者姓名:赵佳  曾晓洋  韩军  陈俊
作者单位:复旦大学,专用集成电路与系统国家重点实验室,上海,200433
摘    要:提出一种超低成本的先进密码算法(AES)的VLSI实现方案.为了尽量减小硬件开销,将每轮128位的加解密运算分成4次32位运算,以两级流水线结构实现,同时通过模块复用和优化运算次序,特别是提出了一种低成本的密钥扩展结构,以很小的硬件代价获得很高的性能.本设计采用HHNEC 0.25um标准CMOS工艺,单元面积仅约12k等效门;在100MHz工作频率下,128位加密的数据吞吐率达到256Mbps.

关 键 词:低成本  流水线  密钥扩展
文章编号:1000-1220(2007)08-1512-04
修稿时间:2006-05-31

Very Low-cost VLSI Implementation of AES Algorithm
ZHAO Jia,ZENG Xiao-yang,HAN Jun,CHEN Jun. Very Low-cost VLSI Implementation of AES Algorithm[J]. Mini-micro Systems, 2007, 28(8): 1512-1515
Authors:ZHAO Jia  ZENG Xiao-yang  HAN Jun  CHEN Jun
Abstract:This paper proposes a very low-cost VLSI implementation of AES algorithm. This design splits the 128bit computation in every round into four 32bit calculations and exploits 2 level pipelines to finish the process. Moreover, such improvements as module reuse and calculation order optimization, especially low-cost key expansion architecture, are used to achieve high performance with very low hardware cost. Using the HHNEC 0.25um CMOS process, the scale of the design is about 12K equivalent gates and its system frequency is up to 100MHz. The throughputs of the 128bit dada encryption and decryption are as high as 256Mbit/s.
Keywords:AES
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号