首页 | 本学科首页   官方微博 | 高级检索  
     


A 500-Mb/s soft-output Viterbi decoder
Authors:Engling Yeo Augsburger   S.A. Davis   W.R. Nikolic   B.
Affiliation:Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Berkeley, CA, USA;
Abstract:Two eight-state 7-bit soft-output Viterbi decoders matched to an EPR4 channel and a rate-8/9 convolutional code are implemented in a 0.18-/spl mu/m CMOS technology. The throughput of the decoders is increased through architectural transformation of the add-compare-select recursion, with a small area overhead. The survivor-path decoding logic of a conventional Viterbi decoder register exchange is adapted to detect the two most likely paths. The 4-mm/sup 2/ chip has been verified to decode at 500 Mb/s with 1.8-V supply. These decoders can be used as constituent decoders for Turbo codes in high-performance applications requiring information rates that are very close to the Shannon limit.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号