A 21-mW 8-b 125-MSample/s ADC in 0.09-mm/sup 2/ 0.13-/spl mu/m CMOS |
| |
Authors: | Mulder J Ward CM Chi-Hung Lin Kruse D Westra JR Lugthart M Arslan E van de Plassche RJ Bult K van der Goes FML |
| |
Affiliation: | Broadcom Netherlands, Bunnik, Netherlands; |
| |
Abstract: | This paper presents an 8-b two-step subranging analog-to-digital (ADC) using interpolation, averaging, offset compensation, and pipelining techniques to accomplish an effective number of bits of 7.6 b at 125 MSample/s. The 0.13-/spl mu/m CMOS ADC occupies 0.09 mm/sup 2/ and consumes 21 mW. |
| |
Keywords: | |
|
|