首页 | 本学科首页   官方微博 | 高级检索  
     


A 30-ns 256-Mb DRAM with a multidivided array structure
Authors:Sugibayashi   T. Takeshima   T. Naritake   I. Matano   T. Takada   H. Aimoto   Y. Furuta   K. Fujita   M. Saeki   T. Sugawara   H. Murotani   T. Kasai   N. Shibahara   K. Nakajima   K. Hada   H. Hamada   T. Aizaki   N. Kunio   T. Kakehashi   E. Masumori   K. Tanigawa   T.
Affiliation:NEC Corp., Sagamihara;
Abstract:A 256-Mb DRAM with a multidivided array structure has been developed and fabricated with 0.25-μm CMOS technology. It features 30-ns access time, 16-b I/Os, and a 35-mA operating current at a 60-ns cycle time. Three key circuit technologies were used in its design: a partial cell array activation scheme for reducing power-line voltage bounce and operating current, a selective pull-up data-line architecture to increase I/O width and reduce power dissipation, and a time-sharing refresh scheme to maintain the conventional refresh period without reducing operational margin. Memory cell size was 0.72 μm2. Use of the trench isolated cell transistor and the HSG cylindrical stacked capacitor cells helped reduce chip size to 333 mm2
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号