首页 | 本学科首页   官方微博 | 高级检索  
     

一种在电路SOC验证接口设计方法研究
引用本文:王中伟,张盛兵,沈戈,赵勇.一种在电路SOC验证接口设计方法研究[J].微电子学与计算机,2005,22(9):68-70.
作者姓名:王中伟  张盛兵  沈戈  赵勇
作者单位:西北工业大学航空微电子中心,陕西,西安,710072
摘    要:SoC已经成为嵌入式系统设计中的关键器件,验证又是SoC设计的关键环节,占用SoC设计过程中60%以上的时间.专用测试设备及JTAG接口等主流SoC验证手段不便于SoC在系统联调时的验证.本文介绍了一种在电路SoC验证接口的设计方法,这种验证方法弥补了主流SoC验证方法在系统验证的不足,提高了SoC验证的效率.

关 键 词:在电路  验证  在系统
文章编号:1000-7180(2005)09-068-03
收稿时间:2004-12-31
修稿时间:2004年12月31

Research of One In Circuit SOC Verification Interface Design
WANG Zhong-wei,ZHANG Sheng-bing,SHEN Ge,ZHAO Yong.Research of One In Circuit SOC Verification Interface Design[J].Microelectronics & Computer,2005,22(9):68-70.
Authors:WANG Zhong-wei  ZHANG Sheng-bing  SHEN Ge  ZHAO Yong
Abstract:SoC has been the key component in embedded system design, and the key step of SoC design is verification which engrosses more than 60 percents time during SoC design. Using definite purpose test equipment and JTAG interface ect which are main SoC verification means were deficiency when SoC in system couplet verification. We introduced one in circuit SoC verification interface design method, This verification method fetch up the deficiency of the main SoC verification method in SoC verification, and enhance the efficiency of SoC verification.
Keywords:SoC
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号