首页 | 本学科首页   官方微博 | 高级检索  
     

一种改进的模拟占空比矫正电路
引用本文:张炜华,姚若河,吴桐庆. 一种改进的模拟占空比矫正电路[J]. 微电子学与计算机, 2007, 24(3): 174-177
作者姓名:张炜华  姚若河  吴桐庆
作者单位:华南理工大学,物理科学与技术学院,广东,广州,510640
摘    要:基于PWLL结构的占空比矫正电路虽然克服了传统占空比矫正电路输出时钟上升沿在占空比矫正过程中发生变化的缺点,但其核心电路——频率电压变换电路不能工作在100MHz以上的频率范围,并且随着工作频率的升高,调整范围会变小。采用pullpush电荷泵代替频率电压变换电路,设计了一个工作在200MHz的占空比矫正电路,HSPICE仿真结果表明其调整范围为30%~70%,占空比变化在1个ps以下,达到了设计要求。

关 键 词:占空比  pullpush电荷泵
文章编号:1000-7180(2007)03-0174-04
修稿时间:2006-03-17

An Improved Analog Duty Cycle Correction Circuit
ZHANG Wei-hua,YAO Ruo-he,WU Tong-qing. An Improved Analog Duty Cycle Correction Circuit[J]. Microelectronics & Computer, 2007, 24(3): 174-177
Authors:ZHANG Wei-hua  YAO Ruo-he  WU Tong-qing
Affiliation:College of Physics Science and Technology, South China University of Technology, Guangzhou 510641, China
Abstract:The drawback of the traditional duty cycle correction circuits, the varied input clock rising edge in the duty cycle correction course, has been overcame by duty cycle correction circuit consisted of PWLL architecture overcomes but the core circuit of PWLL -FVC can not work over 100MHz, and the adjustment range becomes small as the working frequency raises. This paper uses pullpush charge bump instead of FVC, and a 200MHz duty cycle correction circuit is designed .The hspice simulation indicates that the adjustment range is 30%~70% and variation of the duty cycle is smaller than 1ps.So this design reaches the design requirement.
Keywords:DCC  PWLL  FVC
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号